# Digital Logic Design (EL-1005) LABORATORY MANUAL Spring-2022



# LAB 02 Basic Logic Gates

Spot Muhammad Hescuza

NOLL NO

BSCS-2J

INSTRUCTOR SIGNATURE & DATE

MARKS AWARDED: /02

NATIONAL UNIVERSITY OF COMPUTER AND EMERGING SCIENCES (NUCES), KARACHI Date:  $7^{th}$  Feb 2022

Page 7 of 13

# Lab Session 02: Basic Logic Gal

#### **OBJECTIVES:**

The objectives of this lab is:

- To learn and understand the working of basic gates (AND, OR, NOT).
- To learn and understand troubleshooting of logic circuits
- ldentify gates by their symbols
- Write logical expressions of gates and draw their truth tables

#### **APPARATUS:**

- Logic trainer
- Logic probe

#### **COMPONENTS:**

ICs 74LS08, 74LS32, 74LS04, Jumper Wire

#### Introduction:

Digital circuits are the electronic circuits that manipulate binary information. Logic gates are the basic building blocks in constructing digital circuits. Logic gate has one output and one or more inputs. Each logic gate performs a specific logical operation. The interconnection between inputs and outputs of gates form a digital circuit. Any digital circuit can implemented using three basic logical operations called AND, OR, and NOT. That is why AND, OR, and NOT gates are referred as basic logic gates. AND OR logic functions exhibit the phenomenon of dominance. In both cases, there is an input value that will force the output of the gate to a known value regardless of the state of other inputs. This value is known as the dominant value of the gate. The dominant value of an AND gate is zero, while the dominant value of an OR gate is one. The Output of logic gate also provides two nominal values of voltage only e.g. 0V and 5V representing logic 0 and logic 1 respectively. There is always a time delay

In this experiment, we will use 74LS08, 74LS32, and 74LS04 ICs for the implementation of AND. OR, and

## And Gate IC And Its Functionality:

741 S08 IC contains four 2-input AND gates. AND gate is an electronic circuit that gives a high output only when all of its inputs are high & if there is a single input which is low its output is low. So basically AND gate works on



Figure 1: AND Gate Symbol

Page 8 of 13

#### **Function Table:**

| Inp | outs | Output |
|-----|------|--------|
| Α   | В    | Ý      |
| L   | L    |        |
| L   | Н    | 1      |
| Н   | L    | -      |
| H   | Н    | 11     |

Table 1: AND Gate Truth Table

H= Logic High, L= Logic Low

#### Procedure:

- L. Install the IC 74LS08 on the ETS-7000 Trainer's breadboard.
- 2. Wire the circuit according to the ICs pin configuration given in its data sheet, 3. Use the logic switches S0 and S1 for input to the AND gate.
- 4. For output indication use any one of the LEDs
- 5. Supply the VCC +5V and GND as indicated in the diagram
- 6. Test at least two gates of the IC being used
- 7. Test the output for all possible combination of inputs and record your results in following Truth Table

#### Connection Diagram:



Figure 2: AND Gate IC Configuration

#### OR Gate IC And Its Functionality:

74LS32 IC contains four 2-input OR gates. OR gate is an electronic circuit that gives a high output if one or more of its inputs are high & gives low output when all of its inputs are low. So basically OR gate works on the principle of addition.



Figure 3: OR Gate Symbol

Page 9 of 13

#### Function Table:

| Inputs |   | Output |
|--------|---|--------|
| Ā      | В | Y      |
| L      | L | 2      |
| L      | Н | H      |
| Н      | L | 14     |
| H      | Н | 14     |

Table 2: OR Gate Truth Table

H= Logic High, L= Logic Low

#### Procedure:

- 1. Install the IC 74LS32 on the ETS-7000 Trainer's breadboard.
- 2. Wire the circuit according to the ICs pin configuration given in its data sheet. 3. Use the logic switches S0 and S1 for input to the AND gate.
- 3. For output indication use any one of the LEDs
- 4. Supply the  $VCC = \pm 5V$  and GND as indicated in the diagram
- Test at least two gates of the IC being used
- Test the output for all possible combination of inputs and record your results in following Truth Table

#### Connection Diagram:



Figure 4: OR Gate IC Configuration

## NOT Gate IC And Its Functionality:

74LS04 IC contains Six 1-input NOT gates. NOT gate is an electronic circuit that is used to invert a digital logic, hence called as an inverter. It always has exactly a single input and a single output. Whatever logical state is applied to the input, the opposite state will appear at the output.

Page 10 of 13

### Function Table:

| Input | Output |  |
|-------|--------|--|
| A     | Y      |  |
| L     | H      |  |
| Н     | )      |  |

Table 3: NOT Gate Truth Table

H= Logic High, L= Logic Low

#### Procedure:

- 1. Install the IC 74LS04 on the ETS-7000 Trainer's breadboard.
- Wire the circuit according to the ICs pin configuration given in its data sheet. 3. Use the logic switches S0 and S1 for input to the AND gate.
- 3. For output indication use any one of the LEDs
- 4. Supply the  $VCC = \pm 5V$  and GND as indicated in the diagram
- 5. Test at least two gates of the IC being used
- 6. Test the output for all possible combination of inputs and record your results in following Truth Table



Figure 6: NOT Gate IC Configuration

#### Testing of ICs:

Before starting implementation of a specific logic circuit, all basic gate ICs should be tested in order to make sure that the ICs are working properly. Using the function table (truth table) for each gate, in a particular IC, apply all input combinations one by one and check its output logic level on LED.

#### Troubleshooting:

After testing all required number and type of ICs we need to implement a digital circuit, we start implementing the circuit on logic trainer. Once we complete the implementation, we need to test the output of the circuit to make sure that whether the circuit is working accurately or not. Using the truth table that represents the functionality of the logic circuit, we apply all input combinations one by one and check its output logic level on LED.

Page 11 of 13

#### Lab Task:

<u>Lab Task#1:</u> Implement the following Basic Logic AND logic – OR Logic and Inverter Circuit on logic trainer

<u>Lab Task#2:</u> Implement the following logic circuit on logic trainer, and write truth table in the space provided below:

Figure: Combinational Circuit

| B-00-10-01 | A 1 | A.B.+C | 0-0-0-0 | F-0-0-0-8 |  |
|------------|-----|--------|---------|-----------|--|
|------------|-----|--------|---------|-----------|--|

<u>Lab Task#3</u> Write the Boolean expression for each of the logic circuits in Figure Also implement the given circuits on breadboard and draw Truth tables:

| <b>A</b>                                                   | Figure: Combination                     | nal Circuit |                     |       |
|------------------------------------------------------------|-----------------------------------------|-------------|---------------------|-------|
| 0 A B C A B ABBLO<br>0 0 0 0 0<br>0 0 1 0 0 0<br>0 1 0 0 0 | A A B A B A B A B A B A B A B A B A B A | 400-        | C A+B<br>0 0<br>0 1 | A+B-C |
| 00001                                                      | 010001                                  |             | G 1                 |       |

12 of 13

#### Lab Task#4

Draw the logic circuit represented by each of the following expression:

- 1. A+B+C+D
- 2. ABCD
- 3. A+BC
- 4. ABC+D



<u>Lab Task#5:</u> Implement the following logic circuit on logic trainer, and write truth table in the space provided below:



| A B C D A-B A-P C D (A-B+C) +D |      |            |                  |               |           |  |
|--------------------------------|------|------------|------------------|---------------|-----------|--|
|                                |      | A.B        | A.B. 1.          | N             | (A.B+C)+D |  |
| A B                            |      | H-0        | 4.1              | ۱             |           |  |
| 0 0                            | 0 0  | O          |                  | ,             | 1         |  |
| 0,0                            | 0 1  | Ø,         | 0                | 0             | 0         |  |
| 10                             | 10   | O          | 1                | ١             | 1         |  |
| 0 0                            | 1 (  | 0          | 1                | Δ             | 1         |  |
| 0                              | 0 0  | Ö          | Ö                | 1             | 1         |  |
| 0                              | 0    | 0          | 0)               | G             | 0         |  |
| 0                              | 1 0  | $\bigcirc$ | Ī                | 1             | Ī         |  |
| D                              | 1    | Õ          |                  | 0             |           |  |
| 1 0                            | m o  | 8          | 0                | 1             | ì         |  |
| 11. 1                          | 0 0  | m          | $\tilde{\wedge}$ | 0             | ^         |  |
| 1 0                            | 0 1  |            | 1                | Ĭ             | 0         |  |
| 11 0                           | ) 0  | 0          | ,                | ۵             |           |  |
|                                | 1. 1 | 0          | J                | ,             |           |  |
| 11 1                           | 00   | J          | 1                | ò             | 1 .       |  |
| 1                              | 0    | •          | 1                | ,             | 1         |  |
| 1                              | 10   | 1          | ţ                | ^             | `.        |  |
| 17 7                           | , ,  |            |                  | $\mathcal{O}$ |           |  |

13 of 13